This website uses cookies. By using this site, you consent to the use of cookies. For more information, please take a look at our Privacy Policy.
Home > Product > Lattice Semiconductor > ispClock 5300S Family
ISPPAC-CLK5312S-01T48C

Images are for reference only.

ISPPAC-CLK5312S-01T48C

Manufacturer:
Lattice
Package/Case:
TQFP-48
RoHS:
Lifecycle:
Stock Resource:
Factory Excess Stock / Franchised Distributor
Datasheet:
Product Categories:
Clock & Timer ICs
Description:
Zero Delay Buffer 12-Out eHSTL/HSTL/LVCMOS/LVTTL/SSTL Single-Ended 48-Pin TQFP Tray
Do you want to buy more and get a better price for this part? Please fill in the short form below:
quantity
email
contact
company
Telephone
country
content

ISPPAC-CLK5312S-01T48C Overview

An in-system programmable zero delay global fan-out buffer for clock distribution applications is the ISPPAC-CLK5312S-01T48C. The ISPPAC-CLK5312S-01T48C, offers up to 12 single-ended very low skew outputs. It is possible to separately configure each pair of outputs to accommodate a different output frequency and I/O standard (LVTTL, LVCMOS -3.3V, 2.5V, 1.8, SSTL, HSTL). Each output also offers independent, programmable termination, slew-rate, and timing skew control. All configuration data is kept in non-volatile E2 CMOS memory on the chip.

Using the on-chip low jitter high-performance PLL, the ISPPAC-CLK5312S-01T48C offers exceptionally short propagation delay (zero-delay) from input to output. Three PLL clock-derived frequencies can be produced by a group of three programmable 5-bit counters. Only powers of 2 can be used to program these counters (1, 2, 4, 8, 16, 32). The output routing matrix can then be used to route the clock output from any of the V-dividers to any clock output pin. Additionally, the output routing matrix allows reference clock inputs to be routed straight to any output. Four different operating modes for the ispClock5300S device can be set up: zero delay buffer mode, dual non-zero delay buffer mode, non-zero delay buffer mode with output dividers, and combined zero-delay and non-zero delay buffer mode.

ISPPAC-CLK5312S-01T48C Specifications

Specification Value
Maximum Operating Temperature + 70 C
Package / Case TQFP-48
Packaging Tray
Minimum Operating Temperature 0 C
Mounting Style SMD/SMT
Factory Pack Quantity 1250

Application Field

  • AI

    Artificial Intelligence

  • 5G Technology

    5G Technology

  • Cloud Computing

    Cloud Computing

  • Consumer Electronics

    Consumer Electronics

  • Wireless

    Wireless Technology

  • Industrial Control

    Industrial Control

  • Internet of Things

    Internet of Things

  • Medical Equipment

    Medical Equipment

ASSOCIATED PRODUCTS

  • ISPPAC-CLK5312S-01T48C

    ISPPAC-CLK5312S-01T48C

    Buy ISPPAC-CLK5312S-01T48C Lattice Semiconductor, Get familiar with the ISPPAC-CLK5312S-01T48C ispCl...

  • ISPPAC-CLK5308S-01TN48I

    ISPPAC-CLK5308S-01TN48I

    Buy ISPPAC-CLK5308S-01TN48I Lattice Semiconductor, Get familiar with the ISPPAC-CLK5308S-01TN48I isp...

  • ISPPAC-CLK5308S-01TN48C

    ISPPAC-CLK5308S-01TN48C

    Buy ISPPAC-CLK5308S-01TN48C Lattice Semiconductor, Get familiar with the ISPPAC-CLK5308S-01TN48C isp...

  • ISPPAC-CLK5308S-01T48I

    ISPPAC-CLK5308S-01T48I

    Buy ISPPAC-CLK5308S-01T48I Lattice Semiconductor, Get familiar with the ISPPAC-CLK5308S-01T48I ispCl...

  • ISPPAC-CLK5308S-01T48C

    ISPPAC-CLK5308S-01T48C

    Buy ISPPAC-CLK5308S-01T48C Lattice Semiconductor, Get familiar with the ISPPAC-CLK5308S-01T48C ispCl...